mirror of
https://github.com/amd/blis.git
synced 2026-05-04 06:21:12 +00:00
- Added a new GEMV kernel with MR = 8 which will be used for cases where n=1. - Modified GEMM and GEMV framework to choose right GEMV kernel based on compile-time and run-time architecture parameters. This had to be done since GEMV kernels are not stored-in/retrieved-from the cntx. - Added a pack kernel that packs A matrix from col-major to row-major using AVX2 instructions. AMD-Internal: [SWLCSG-3519] Change-Id: Ibf7a8121d0bde37660eac58a160c5b9c9ebd2b5c
124 lines
3.5 KiB
C
124 lines
3.5 KiB
C
/*
|
|
|
|
BLIS
|
|
An object-based framework for developing high-performance BLAS-like
|
|
libraries.
|
|
|
|
Copyright (C) 2024, Advanced Micro Devices, Inc. All rights reserved.
|
|
|
|
Redistribution and use in source and binary forms, with or without
|
|
modification, are permitted provided that the following conditions are
|
|
met:
|
|
- Redistributions of source code must retain the above copyright
|
|
notice, this list of conditions and the following disclaimer.
|
|
- Redistributions in binary form must reproduce the above copyright
|
|
notice, this list of conditions and the following disclaimer in the
|
|
documentation and/or other materials provided with the distribution.
|
|
- Neither the name(s) of the copyright holder(s) nor the names of its
|
|
contributors may be used to endorse or promote products derived
|
|
from this software without specific prior written permission.
|
|
|
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
(INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
#ifndef BLIS_GEMM_F32_PACKAB
|
|
#define BLIS_GEMM_F32_PACKAB
|
|
|
|
void packa_mr16_f32f32f32of32_col_major
|
|
(
|
|
float* pack_a_buffer,
|
|
const float* a,
|
|
const dim_t rs_a,
|
|
const dim_t cs_a,
|
|
const dim_t MC,
|
|
const dim_t KC,
|
|
dim_t* rs_p,
|
|
dim_t* cs_p
|
|
);
|
|
|
|
void packa_mr8_f32f32f32of32_col_major
|
|
(
|
|
float* pack_a_buffer,
|
|
const float* a,
|
|
const dim_t rs_a,
|
|
const dim_t cs_a,
|
|
const dim_t MC,
|
|
const dim_t KC,
|
|
dim_t* rs_p,
|
|
dim_t* cs_p
|
|
);
|
|
|
|
void packa_mr6_f32f32f32of32_avx512
|
|
(
|
|
float* pack_a_buf,
|
|
const float* a,
|
|
const dim_t rs,
|
|
const dim_t cs,
|
|
const dim_t MC,
|
|
const dim_t KC,
|
|
dim_t* rs_a,
|
|
dim_t* cs_a
|
|
);
|
|
|
|
void packa_mr6_f32f32f32of32_avx2
|
|
(
|
|
float* pack_a_buf,
|
|
const float* a,
|
|
const dim_t rs,
|
|
const dim_t cs,
|
|
const dim_t MC,
|
|
const dim_t KC,
|
|
dim_t* rs_a,
|
|
dim_t* cs_a
|
|
);
|
|
|
|
typedef void (*lpgemm_pack_f32)
|
|
(
|
|
float*,
|
|
const float*,
|
|
const dim_t,
|
|
const dim_t,
|
|
const dim_t,
|
|
const dim_t,
|
|
dim_t*,
|
|
dim_t*
|
|
);
|
|
|
|
void packb_nr64_f32f32f32of32
|
|
(
|
|
float* pack_b_buffer,
|
|
const float* b,
|
|
const dim_t rs_b,
|
|
const dim_t cs_b,
|
|
const dim_t NC,
|
|
const dim_t KC,
|
|
dim_t* rs_p,
|
|
dim_t* cs_p
|
|
);
|
|
|
|
void packb_nr16_f32f32f32of32
|
|
(
|
|
float* pack_b_buffer,
|
|
const float* b,
|
|
const dim_t rs_b,
|
|
const dim_t cs_b,
|
|
const dim_t NC,
|
|
const dim_t KC,
|
|
dim_t* rs_p,
|
|
dim_t* cs_p
|
|
);
|
|
|
|
#endif //BLIS_GEMM_F32_PACKAB
|
|
|
|
|